(19)

(12)



## EP 3 145 087 A1

**EUROPEAN PATENT APPLICATION** 

(43) Date of publication: 22.03.2017 Bulletin 2017/12

Europäisches Patentamt

European Patent Office Office européen des brevets

- (21) Application number: 15201443.7
- (22) Date of filing: 18.12.2015

(51) Int Cl.: H03M 1/46 <sup>(2006.01)</sup> H03M 1/54 <sup>(2006.01)</sup>

H03M 1/50 (2006.01)

| (84) Designated Contracting States:<br>AL AT BE BG CH CY CZ DE DK EE ES FI FR GB<br>GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO<br>PL PT RO RS SE SI SK SM TR | (71) Applicant: AKADEMIA GORNICZO-HUTNICZA<br>im. Stanislawa Staszica<br>30-059 Krakow (PL)                                              |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Designated Extension States:<br><b>BA ME</b><br>Designated Validation States:<br><b>MA MD</b>                                                                  | <ul> <li>(72) Inventors:</li> <li>KOSCIELNIK, Dariusz<br/>31-431 Krakow (PL)</li> <li>MISKOWICZ, Marek<br/>31-636 Krakow (PL)</li> </ul> |  |  |
| <ul> <li>(30) Priority: 14.09.2015 PL 41396115</li> <li>14.09.2015 PL 41396215</li> <li>14.09.2015 PL 41396315</li> <li>14.09.2015 PL 41396715</li> </ul>      | (74) Representative: Kacperski, Andrzej<br>Kancelaria Prawno-Patentowa<br>ul. Kupa 3/9<br>31-057 Krakow (PL)                             |  |  |

# (54) METHOD AND APPARATUS FOR INDIRECT CONVERSION OF VOLTAGE VALUE TO DIGITAL WORD

(57) A method for indirect conversion of a voltage value to a digital word consisting in sampling an input voltage through a parallel connection of a sampling capacitor to a source of the input voltage, and next in mapping a sample value of the input voltage to a time interval, and in assignment of a corresponding value of n-bit output digital word by the use a control module characterized in that the time interval (T) is mapped to a difference of a length of a reference time (RT) and a length of a signal time (ST), while the reference time (RT) is generated from an instant  $(t_1)$  when the beginning of the time interval (T) is detected by the use the control module (CM), and the signal time (ST) is generated from an instant  $(t_2)$  when the end of the time interval (T) is detected by the use the control module (CM), whereas generation of the reference time (RT) and the signal time (ST) is terminated at the same instant  $(t_3)$ .



### Description

**[0001]** The subject of this invention is a method and an apparatus for indirect conversion of a voltage value to a digital word that can be applied in monitoring and control systems.

- <sup>5</sup> [0002] A method for indirect conversion of a voltage value to a digital word is known from the article G. Smarandoiu, K. Fukahori, P. R. Gray, D. A. Hodges "An All-MOS Analog-to-Digital Converter Using a Constant Slope Approach", IEEE Journal of Solid-State Circuits, Volume: 11, Issue: 3, 1976, str. 408 -:- 410. An input voltage is sampled first. Charge accumulated in a sampling capacitor is further removed bz the use of a current source of a fixed intensity. Thus, time needed to discharged the sampling capacitor is directly proportional to a value of the input voltage. A conversion of a capacitor discharge time to a digital number is realized by counting of reference clock periods.
- [0003] A method for indirect conversion of a voltage value to a digital word is also known from the patent document US 8,928,516 consists in mapping of a voltage value to a proportional charge portion. The charge portion is accumulated in a sampling capacitor by a parallel connection of the sampling capacitor to a source of an input voltage during active state of a trigger input. Next, the portion of electric charge is converted to the digital word by its redistribution from the
- <sup>15</sup> sampling capacitor to a set of capacitors of binary-weighted capacitances. Each capacitor corresponds to a bit in output digital word. In each step of the second stage of conversion, the redistribution is realized by charge transfer between two capacitors. A capacitor that is actually a source of charge is called a current source capacitor. A capacitor that actually collects charge is called a current destination capacitor. The current destination capacitor has always lower capacitance than the current source capacitor. Moving the charge results in growing the voltage on the current destination
- 20 capacitor and at the same time in falling the voltage on the current source capacitor. If the voltage on the current destination capacitor reaches the reference voltage before the voltage on the current source capacitor falls to zero, then, in the next conversion step, the charge transfer is continued to a new destination capacitor whose capacitance is twice lower than a capacitance of the current destination capacitor. If the voltage on the current source capacitor falls to zero before the current destination capacitor reaches the reference voltage, then, in the next conversion step, the current destination capacitor.
- <sup>25</sup> destination capacitor becomes a new source capacitor, and a new destination capacitor has a capacitance twice lower than a capacitance of the current destination capacitor. If a voltage on a particular capacitor equals the reference voltage, then a value one is assigned to a bit in the output digital word corresponding to this capacitor, and a value zero is assigned to other bits.
- [0004] An apparatus for indirect conversion of a voltage value to a digital word is known from the article H. Amemiya, T. Yoneyama "Integrating Analog-to-Digital Converter with Digital Self-Calibration", IEEE Transactions on Instrumentation and Measurement, Volume IM-25, Issue 2, 1976, str. 132-138. An input voltage is provided to a first stationary contact of a change-over switch, whose second stationary contact is connected to a source of a reference voltage. A moving contact of this change-over switch is connected to an input of an integrator, whose output is connected to a first input of a comparator. A second input of a comparator is connected to a source of a threshold voltage, and an output
- <sup>35</sup> of the comparator is connected to a first input of control logic comprising a digital counter. A second input of control logic is connected to an output of a reference generator. Besides, control logic is equipped with a digital output and control output connected to a control input of the change-over switch.

[0005] An apparatus for indirect conversion of a voltage value to a digital word known from the patent document US 8,928,516 comprises a sampling capacitor and a set of capacitors of binary-weighted capacitances. A top plate of the sampling capacitor is connected to a source of input voltage through an on-off input switch, whose control input is connected to a control output of a control module. A bottom plate of each capacitor is connected through a change-over switch to the ground of the circuit, or to a source of auxiliary voltage, while a value of auxiliary voltage is higher enough than a value of a reference voltage. A non-inverting input of a first comparator is also connected to the source of auxiliary

- voltage. The first comparator is used to detect that a source capacitor is completely discharged. The inverting input of the first comparator is connected to a source rail. A non-inverting input of a second comparator is connected to the source of reference voltage, and an inverting input of the second comparator is connected to a destination rail. The second comparator is used to detect that a voltage on a destination capacitor reaches the reference voltage. The destination rail is connected through an on-off switch to the ground of the circuit and to an output of a current source whose input is connected through a change-over switch to the source rail or to a source of supply voltage. A top plate
- of each capacitor is connected through a source on-off switch to the source rail, and a destination on-off switch to the destination rail. Control inputs of the change-over switches and on-off switches are connected to relevant control outputs of a control module. A destination on-off switch corresponding to a given capacitor is controlled by the same control output of the control module, while a source on-off switch is controlled by another control output of the control module. Outputs of both comparators and a time input are also connected to the control module. Besides, the control module
- <sup>55</sup> comprises a digital output and a complete conversion output. [0006] Method for indirect conversion of time interval to digital word, according to the invention, consists in sampling an input voltage through a parallel connection of a sampling capacitor to a source of the input voltage, and next in mapping of a sample value of the input voltage to a time interval, and in assignment of a corresponding value of n-bit

output digital word by the use a control module.

5

30

The essence of the invention is that the time interval is mapped to a difference of a length of a reference time and a length of a signal time. The reference time is generated by the use the control module from an instant of a beginning of the time interval, and the signal time is generated by the use the control module from an instant of a termination of the time interval. The generation of the reference time and the signal time is terminated at the same instant.

- [0007] It is advantageous if generation of the reference time is realized by charging a capacitor using a reference current source, while this capacitor is selected by the use of the control module from a set of capacitors comprising capacitors, such that a capacitance of a capacitor of a given index is twice as high as a capacitance of a capacitor of the previous index. A capacitor of the highest capacitance in the set of capacitors is selected first. A selected capacitor
- <sup>10</sup> is charged as long as the reference voltage increasing on the selected capacitor and compared to the threshold voltage by the use of the reference comparator equals the threshold voltage. Then a next capacitor in the set of capacitors is started to be charged while this capacitor has the highest capacitance among the capacitors that have not been charged yet. The reference voltage increasing on this capacitor being charged is compared to the threshold voltage by the use of the reference comparator, and the cycle is repeated to the end of generation of both time intervals.
- <sup>15</sup> **[0008]** The generation of the signal time is realized by charging a capacitor by the use of the signal current source, while this capacitor selected by the use of the control module from a set of capacitors has the highest capacitance among the capacitors that have not been charged yet. The selected capacitor is charged as long as the signal voltage increasing on this capacitor and compared to the threshold voltage by the use of the signal comparator equals the threshold voltage. Then, a next capacitor in the set of capacitors is started to be charged by the use of the signal current source while this
- 20 capacitor is selected in the same way and the cycle is repeated to the end of generation of both time intervals. The generation of the reference time and of the signal time is terminated while the capacitor of the lowest capacitance in the set of capacitors is charged, and when the reference voltage increasing on a capacitor charged by the use of the reference current source, or when the signal voltage increasing on a capacitor charged by the use of the signal current source equals the threshold voltage.
- <sup>25</sup> **[0009]** It is advantageous if the generation of the time interval by the use of the control module is terminated when a voltage increasing on a sampling capacitor in a sampling module, which is compared to the threshold voltage by the use of the reference comparator equals the threshold voltage.

**[0010]** It is advantageous if a value of n-bit output digital word as a conversion result is determined by the use of the control module such that the control module assigns a value one to the least significant bit in this digital word if a voltage on the last capacitor charged by the use of the reference current source reached the threshold voltage. The control module assigns a value one to a bit of n-bit output digital word if a capacitor in the set of capacitors has been charged by the use of the signal current source, and the control module assigns a value zero to a bit otherwise.

[0011] It is advantageous if the generation of a time interval by the use of the control module is terminated when a voltage decreasing on the sampling capacitor in the sampling module observed by the use of the signal comparator equals zero.

**[0012]** It is advantageous if a value of n-bit output digital word which is a conversion result is evaluated by the use of the control module in the following way. The control module assigns a value one to a bit in this digital word if in case a capacitor corresponding to the bit in the set of capacitors is charged by the use of the reference current source, a next capacitor is not started to be charged by the use of the signal current source during a time when a capacitor is charged

- <sup>40</sup> by the use of the reference current source. The control module assigns also a value one to a bit in this digital word if in case a capacitor corresponding to the bit in the set of capacitors is charged by the use of the signal current source, a next capacitor is started to be charged by the use of the reference current source during a time when a capacitor is charged by the use of the signal current source. The control module assigns a value zero to the bit otherwise.
  [0013] It is advantageous if intensity of the signal current source is lower than intensity of the reference current source
- 45 during the time interval, and intensity of the signal current source is increased by the use of the control module to intensity of the reference current source at the instant when generation of the time interval is terminated by the use of the control module.

**[0014]** Apparatus for indirect conversion of time interval to digital word, according to the invention, comprises a control module having a trigger input, an output digital word, a complete conversion output, a reference input connected to a

- <sup>50</sup> reference comparator output, a signal input connected to a signal comparator output, a reference output connected to a control input of a reference current source, a signal output connected to a control input of a signal current source, a sampling output connected to a control input of the sampling module, and control outputs of change-over switches of a set of capacitors. A capacitance value of a capacitor of a given index is twice as high as a capacitance value of the capacitor of the previous index. A non-inverting input of the reference comparator is connected to a reference rail and
- <sup>55</sup> to an output of the reference current source, whose input is connected to a source of a voltage supply. An inverting input of the reference comparator is connected to a source of a threshold voltage. The sampling module comprises the sampling capacitor and is connected to the signal rail and to the output of the signal current source, and is equipped with a voltage input.

**[0015]** The essence of the apparatus, according to the invention, consists in that a non-inverting input of the signal comparator is connected to the signal rail and to the output of the signal current source whose input is connected to the source of the voltage supply. The inverting input of the signal comparator is connected to the source of the threshold voltage and to the inverting input of the reference comparator. Bottom plates of capacitors of the set of capacitors are

- <sup>5</sup> connected to a ground of a circuit, and top plates of capacitors are connected respectively to moving contacts of change-over switches. First stationary contacts of the change-over switches are connected to the signal rail, second stationary contacts are connected to the ground of the circuit, and third stationary contacts are connected to the reference rail. [0016] It is advantageous if a top plate of a sampling capacitor in a sampling module is connected to a moving contact of a change-over switch of a top plate whose first stationary contact is connected to an input of a source of input voltage,
- and whose second stationary contact is connected to the signal rail, A bottom plate of the sampling capacitor in the sampling module is connected to the ground of the circuit, and a control input of the change-over switch of the top plate is connected to a sampling output of the control module.

**[0017]** It is advantageous if the top plate of the sampling capacitor in the sampling module is connected to the moving contact of the change-over switch of the top plate whose first stationary contact is connected to the input In of the source

- of input voltage, and whose second stationary contact is connected to the source of the threshold voltage. The bottom plate of the sampling capacitor in the sampling module is connected to a moving contact of a change-over switch of a bottom plate, whose first stationary contact is connected to the ground of the circuit, and second stationary contact is connected to the signal rail. A control input of the change-over switch of the top plate and a control input of the changeover switch of the bottom plate coupled together are connected to the sampling output of the control module.
- <sup>20</sup> **[0018]** It is advantageous if the signal current source and the reference current source have the same intensity, while a capacitance of the sampling capacitor in the sampling module is twice as high as a capacitance of the capacitor having the highest capacitance in the set of capacitors.

**[0019]** It is advantageous if the intensity of the signal current source is controllable, and equals intensity of the reference current source or is p times lower than intensity of the reference current source, while the capacitance of the sampling capacitor is p times lower than a double capacitance of the capacitor having the highest capacitance in the set of

capacitors. **[0020]** The advantage of the solution consists in that the operation of the apparatus is timed by two comparators which detect instants when particular conversion stages are completed. In this way a need of using an external source of timing signal that consumes considerable amount of energy is eliminated. Thereby, energy efficiency of conversion is improved.

- 30 [0021] High energy efficiency of method and apparatus, according to the invention, results also from the idle operation between conversion cycles because the solution consumes then less power if it is implemented in CMOS technology. [0022] The permanent connection of bottom plates of all capacitors in a set of capacitors limits influence of parasitic capacitances on conversion accuracy, reduces a number of switches, and simplifies control of its operation.
- [0023] In the sampling module according to the first embodiment, a bottom plate of a sampling capacitor is connected permanently to a ground of the circuit. In this way, an influence of parasitic capaciatnces on the conversion accuracy is limited.

[0024] The use of the reference current source with controlled intensity enables a decrease of a required sampling capacitor capacitance, which reduces a die area of a chip implementing the converter according to the invention.[0025] The solution, according to the invention, is presented in the following figures:

40

25

- Fig. 1 illustrates the apparatus in the sampling mode,
- Fig. 2 illustrates the first embodiment of the sampling module SM,
- Fig. 3 illustrates the second embodiment of the sampling module SM,
- Fig. 4 illustrates relationship between the generation of the time interval T and the voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling module SM in the first embodiment,
  - Fig. 5 illustrates relationship between the generation of the time interval T and the voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling module SM in the second embodiment.

**[0026]** Method for indirect conversion of voltage value to digital word, according to the invention, in the first embodiment consists in translation of a value of the input voltage to a time interval, and in mapping the time interval to a difference of a length of a reference time RT and a length of a signal time ST (Fig. 4). The input voltage is sampled through a parallel connection of a top plate of sampling capacitor  $C_n$  to an input In of the input voltage  $U_{ln}$ .

[0027] As soon as a control module CM detects a beginning of an active state on a trigger input Trg, the top plate of sampling capacitor  $C_n$  of the sampling module SM is connected to an output of a signal current source  $I_S$  and starts a generation of the time interval T by the use of the control module CM. The voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling module SM charged by the use of the signal current source  $I_S$  grows starting from the value of the input voltage  $U_{In}$ . The generation of the time interval T by the use of the sampling module CM is terminated when the voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling capacitor  $C_n$  of the sampling module SM which is compared to the threshold voltage  $U_{TH}$  by the

use of the signal comparator Ks, equals the threshold voltage U<sub>TH</sub> (Fig. 4).

5

25

**[0028]** The reference time RT is generated from an instant  $t_1$  when the beginning of the time interval T is detected by the use the control module CM (Fig. 4). The signal time ST is generated from an instant  $t_2$  when the end of the time interval T is detected by the use the control module CM (Fig. 4). The generation of the reference time RT and the signal time ST is terminated at the same instant  $t_3$  when each capacitor in the set of capacitors was charged (Fig. 4).

- **[0029]** The generation of the reference time RT is realized by charging a capacitor using a reference current source  $I_R$ . This capacitor is selected by the use of the control module CM from a set of capacitors CS comprising capacitors  $C_{n-1}, C_{n-2}, ..., C_1$ , Co. The capacitor  $C_{n-1}$  of the highest capacitance in the set of capacitors CS is selected first. A selected capacitor is charged as long as the reference voltage  $U_R$  increasing on the selected capacitor and compared to the
- <sup>10</sup> threshold voltage U<sub>TH</sub> by the use of the reference comparator K<sub>R</sub> reaches the threshold voltage U<sub>TH</sub>. Then, a next capacitor in the set of capacitors CS is started to be charged while this capacitor has the highest capacitance among the capacitors that have not been charged yet, and the reference voltage U<sub>R</sub> increasing on this capacitor being charged is compared to the threshold voltage U<sub>TH</sub> by the use of the reference comparator K<sub>R</sub>. The cycle is repeated until all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co are charged.
- 15 [0030] The generation of the signal time ST is realized by charging a capacitor by the use of the signal current source Is. This capacitor selected by the use of the control module CM from a set of capacitors CS has the highest capacitance among the capacitors that have not been charged yet. The selected capacitor is charged as long as the signal voltage Us increasing on this capacitor and compared to the threshold voltage U<sub>TH</sub> by the use of the signal comparator Ks equals the threshold voltage U<sub>TH</sub>. Then, a next capacitor in the set of capacitors CS is started to be charged by the use of the
- signal current source Is, while this capacitor is selected in the same way. The cycle is repeated until all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co are charged.
   [0031] The generation of the reference time RT and the generation of the signal time ST are terminated during the

time when the capacitor Co of the lowest capacitance in the set of capacitors CS is charged, and when the reference voltage  $U_R$  increasing on a capacitor charged by the use of the reference current source  $I_R$ , or when the signal voltage  $U_R$  increasing on a capacitor charged by the use of the signal current source Is reaches the threshold voltage  $U_{TH}$ .

- [0032] A binary value represented by n-bit output digital word B being a conversion result is determined by the use of the control module CM such that the control module CM assigns a value one to the least significant bit bo in this digital word if a voltage on the last capacitor charged by the use of the reference current source I<sub>R</sub> reached the threshold voltage U<sub>TH</sub>, while the control module CM assigns a value one to a bit b<sub>j</sub> of n-bit output digital word B if a capacitor C<sub>j-1</sub> in the set of capacitors CS has been charged by the use of the signal current source Is, and the control module CM
- assigns a value zero to a bit b<sub>j</sub> otherwise. **[0033]** Method for indirect conversion of voltage value to digital word, according to the invention, in the second embodiment differs from aforementioned method in the first embodiment in that as soon as a control module CM detects
- a beginning of an active state on a trigger input Trg, the top plate of sampling capacitor  $C_n$  of the sampling module SM is connected to the threshold voltage, while the bottom plate of sampling capacitor  $C_n$  is connected to the output of a signal current source Is. The voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling module SM charged by the use of the signal current source I<sub>S</sub> decreases starting from the value of the input voltage  $U_{In}$  (Fig. 5). The generation of the time interval T by the use of the control module CM is terminated when the voltage  $U_{SM}$  on the sampling capacitor  $C_n$ of the sampling module SM which is compared to the threshold voltage  $U_{TH}$  by the use of the signal comparator Ks, equals zero (Fig. 5).
  - **[0034]** In the second embodiment, according to the invention, a binary value represented by the n-bit output digital word B, being a conversion result, is evaluated by the use of the control module CM such that the control module CM assigns a value one to a bit  $b_j$  in this digital word if a next capacitor  $C_{j-1}$  is not started to be charged by the use of the signal current source Is during a time when a capacitor  $C_j$  corresponding to the bit  $b_j$  in the set of capacitors CS is charged
- <sup>45</sup> by the use of the reference current source  $I_R$ , or a next capacitor  $C_{j-1}$  is started to be charged by the use of the reference current source  $I_R$  during a time when a capacitor  $C_j$  is charged by the use of the signal current source Is. On the other hand, the control module CM assigns a value zero to the bit  $b_j$  otherwise.
- [0035] Method for indirect conversion of voltage value to digital word, according to the invention, in another embodiment differs from aforementioned embodiments in that intensity of the signal current source Is is eight times lower than intensity of the reference current source I<sub>R</sub> during the time interval T. Intensity of the signal current source Is is increased by the use of the control module CM to intensity of the reference current source I<sub>R</sub> at the instant t<sub>2</sub> when generation of the time interval T is terminated by the use of the control module CM.

**[0036]** In the first embodiment, an apparatus for indirect conversion of a voltage value to a digital word using a successive approximation scheme, according to the invention, comprises a control module CM having a trigger input Trg, a digital output B, and a complete conversion output RDY (Fig. 1). A reference input In<sub>R</sub> of the control module CM is

<sup>55</sup> a digital output B, and a complete conversion output RDY (Fig. 1). A reference input  $In_R$  of the control module CM is connected to an output of a reference comparator  $K_R$ , and a signal input Ins of the control module CM is connected to an output of a signal comparator Ks. A reference output  $P_R$  of the control module CM is connected to a control input of a reference current source  $I_R$ , and a signal output Ps of the control module CM is connected to a control input of a signal comparator Ks. A reference output Ps of the control module CM is connected to a control input of a reference current source  $I_R$ , and a signal output Ps of the control module CM is connected to a control input of a signal

current source ls.

**[0037]** A sampling output  $P_{SM}$  of the control module CM is connected to a control input of the sampling module SM. Control outputs  $P_{n-1}$ ,  $P_{n-2}$ , ...,  $P_1$ , Po of the control module CM are connected respectively to control inputs of change-over switches  $S_{n-1}$ ,  $S_{n-2}$ , ...,  $S_1$ , So of a set of capacitors CS.

- **[0038]** A capacitance value of each capacitor  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co of a given index in the set of capacitors CS is twice as high as a capacitance value of the capacitor of the previous index. A non-inverting input of the reference comparator  $K_R$  is connected to a reference rail R and to an output of the reference current source  $I_R$ , whose input is connected to a source of a voltage supply  $U_{DD}$ . An inverting input of the reference comparator  $K_R$  is connected to a source of a threshold voltage  $U_{TH}$ . A non-inverting input of the signal comparator Ks is connected to the signal rail S and to the
- <sup>10</sup> output of the signal current source Is whose input is connected to the source of the voltage supply  $U_{DD}$ . The inverting input of the signal comparator Ks is connected to the source of the threshold voltage  $U_{TH}$  and to the inverting input of the reference comparator K<sub>R</sub>. Bottom plates of capacitors  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co of the set of capacitors CS are connected to a ground of a circuit, and top plates of the capacitors  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co are connected respectively to moving contacts of change-over switches  $S_{n-1}$ ,  $S_{n-2}$ , ...,  $S_1$ , So. First stationary contacts of the change-over switches  $S_{n-1}$ ,  $S_{n-2}$ , ...,  $S_1$ , So.
- $S_{n-2}, ..., S_1$ , So are connected to the signal rail S, second stationary contacts are connected to the ground of the circuit, and third stationary contacts are connected to the reference rail R. The signal current source Is and the reference current source I<sub>R</sub> have the same intensity in the first embodiment.

**[0039]** The sampling module SM comprises the sampling capacitor  $C_n$ , whose capacitance is twice higher than a capacitance of the capacitor  $C_{n-1}$  having the highest capacitance in the set of capacitors. A top plate of a sampling

- <sup>20</sup> capacitor  $C_n$  in a sampling module SM is connected to a moving contact of a change-over switch of a top plate  $S_T$  whose first stationary contact is connected to an input In of a source of input voltage  $U_{In}$ , and whose second stationary contact is connected to the signal rail S (Fig. 2). A bottom plate of the sampling capacitor  $C_n$  in the sampling module SM is connected to the ground of the circuit, and a control input of the change-over switch of the top plate  $S_T$  is connected to a sampling output  $P_{SM}$  of the control module CM.
- <sup>25</sup> **[0040]** An apparatus in the second embodiment differs from the apparatus in the first embodiment in that a second moving contact of a change-over switch of a top plate  $S_T$  is connected to the threshold voltage  $U_{TH}$  (fig. 3). Besides, a bottom plate of the sampling capacitor  $C_n$  in the sampling module SM is connected to a moving contact of the change-over switch of the bottom plate  $S_B$  whose first stationary contact is connected to a ground of the circuit, and second stationary contact is connected to the signal rail S. A control input of the change-over switch of the bottom plate  $S_B$  is connected to the sampling output  $P_{SM}$  of the control module CM.

**[0041]** An apparatus in another embodiment differs from aforementioned embodiments in that intensity of the signal current source Is is controllable, and controlled through a reference output  $P_R$  by the control module CM. Intensity of the signal current source Is might be equal to or eight times lower than intensity of the reference current source  $I_R$ . Besides, the capacitance of the sampling capacitor  $C_n$  in the sampling module SM is four times lower than the capacitance

- of the capacitor C<sub>n-1</sub> having the highest capacitance in the set of capacitors CS.
   [0042] The description below includes the following symbols:
  - x is an index of a capacitor actually charged by the use of the reference current source  $I_R$ ,
  - y is an index of a capacitor actually charged by the use of the signal current source Is,
- *z* is an index of a capacitor having the highest capacitance among the capacitors in the set of capacitors that have not been charged yet.

**[0043]** The indirect conversion of a voltage value to a digital word using a successive approximation scheme, according to the invention, in the first embodiment is realized as follows (Fig. 1).

- <sup>45</sup> **[0044]** Before the start of the process of conversion, the control module CM causes the switching off the reference current source I<sub>R</sub> by the use of the signal from the reference output P<sub>R</sub>, and also the switching off the signal current source Is by the use of the signal from the signal output Ps. Additionally, by the use of signals from the control outputs P<sub>n-1</sub>, P<sub>n-2</sub>, ..., P<sub>1</sub>, P<sub>0</sub>, the control module CM causes the switching of change-over switches S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, So and the connection of the top plates of the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co in the set of capacitors CS to the ground of the circuit enforcing a complete discharge of all the capacitors C<sub>n-4</sub>, C<sub>n-2</sub>, ..., C<sub>4</sub>, Co in the set of capacitors CS. By the use of a
- <sup>50</sup> enforcing a complete discharge of all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co in the set of capacitors CS. By the use of a control signal from the sampling output P<sub>SM</sub>, the control module CM causes the switching of the change-over switch of a top plate S<sub>T</sub> to a first position, and the connection of the top plate of the sampling capacitor C<sub>n</sub> of the sampling module SM to the input In of the input voltage U<sub>In</sub>, which introduces the sampling module SM to the sampling mode (Fig. 2).
   [0045] At the instant, when the control module CM detects the beginning of an active state on the trigger input Trg,
- the control module CM introduces the complete conversion output RDY to an inactive state on the unggeneration module CM terminates the sampling of the input voltage  $U_{ln}$  and starts generation of the reference time RT (Fig. 4). The control module CM causes then the connection of the top plate of the sampling capacitor  $C_n$  of the sampling module SM to the output of the signal current source Is. Therefore, the control module CM causes by the use of the control signal from

the sampling output  $P_{SM}$  the switching of the change-over switch of a top plate  $S_T$  to a second position. At the same time, by the use of the signal from the signal output  $P_S$ , the control module CM causes the switching on the signal current source Is. The voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling module SM charged by the signal current source Is grows starting from the sample value of the input voltage  $U_{In}$  (Fig. 4). The voltage  $U_{SM}$  is compared by the signal current by the signal comparator Ks to the threshold voltage  $U_{TH}$ .

- <sup>5</sup> signal comparator Ks to the threshold voltage  $U_{TH}$ . **[0046]** Next, the control module CM starts generation of the reference time RT (Fig. 4). Then, by the use of the signal from the control output  $P_{n-1}$ , the control module CM causes the switching of the change-over switch  $S_{n-1}$  and the connection of an output of the reference current source  $I_R$  to the top plate of the capacitor  $C_{n-1}$  having the highest capacitance in the set of capacitors CS. At the same time, by the use of the signal from the reference output  $P_R$ , the
- <sup>10</sup> control module CM causes the switching on the reference current source  $I_R$ . Next, the control module assigns a value one to a bit  $b_{n-1}$  of the first n-bit digital word, and a value zero to a bit  $b_{n-1}$  of the second n-bit digital word. The reference voltage  $U_R$  increasing on a capacitor  $C_x$  charged by the use of the reference current source  $I_R$  is compared to the threshold voltage  $U_{TH}$  by the use of the reference comparator  $K_R$ . When the reference voltage  $U_R$  on the capacitor  $C_x$ reaches the threshold voltage  $U_{TH}$ , then, on the basis of the output signal of the reference comparator  $K_R$ , the control
- <sup>15</sup> module CM by the use of the signal from the control output  $P_x$  causes the switching of the change-over switch  $S_x$  and the connection of the top plate of the capacitor  $C_x$  to the ground of the circuit enforcing a complete discharge of this capacitor. At the same time, the control module CM by the use of the signal from the control output  $P_z$  causes the switching of the change-over switch  $S_z$  and the connection of the output of the reference current source  $I_R$  to the top plate of the capacitor  $C_z$  such that it has the highest capacitance among the capacitors CS in the set of capacitors that
- <sup>20</sup> have not been charged yet. Next, the control module CM assigns a value zero to the bit  $b_{z+1}$  in the n-bit digital word. **[0047]** The reference voltage  $U_R$  increasing on a capacitor  $C_x$  charged by the use of the reference current source  $I_R$  is compared to the threshold voltage  $U_{TH}$  by the use of the reference comparator  $K_R$ . The cycle is repeated until the generation of the reference time RT is terminated at the same instant  $t_3$ .
- [0048] At the instant, when the control module CM detects on the basis of the output signal of the the signal comparator
   <sup>25</sup> Ks, that the voltage U<sub>SM</sub> increasing on the sampling capacitor C<sub>n</sub> of the sampling module SM reaches the threshold voltage U<sub>TH</sub>, the control module CM terminates the generation of the time interval T (Fig. 4).
   [0049] By the use of a control signal from the sampling output P<sub>SM</sub>, the control module CM causes the switching of the change-over switch of a top plate S<sub>T</sub> to a first position, and the connection of the top plate of the sampling capacitor

the change-over switch of a top plate  $S_T$  to a first position, and the connection of the top plate of the sampling capacitor  $C_n$  of the sampling module SM to the input In of the input voltage  $U_{ln}$ , which introduces the sampling module SM again to the sampling mode (Fig. 2).

**[0050]** Next, the control module CM starts to generate the signal time ST (Fig. 4). Then, by the use of the signal from the control output  $P_z$ , the control module CM causes the switching of the change-over switch  $S_z$  and the connection of an output of the signal current source Is to the top plate of the capacitor  $C_z$  such that it has the highest capacitance among the capacitors CS in the set of capacitors that have not been charged yet. By the use of a control signal from

- the sampling output  $P_{SM}$ , the control module CM causes the switching of the change-over switch of a top plate  $S_T$  to a first position, and the connection of the top plate of the sampling capacitor  $C_n$  of the sampling module SM to the input In of the input voltage  $U_{ln}$ , which introduces the sampling module SM to the sampling mode (Fig. 2).
  - [0051] Next, the control module CM starts generation of the signal time ST (Fig. 4).

- **[0052]** Then, by the use of the signal from the control output  $P_z$ , the control module CM causes the switching of the change-over switch  $S_z$  and the connection of an output of the signal current source Is to the top plate of the capacitor  $C_z$  such that it has the highest capacitance among the capacitors CS in the set of capacitors that have not been charged yet. Next, the control module CM assigns a value one to a bit  $b_{z+1}$  of the n-bit digital word.
- **[0053]** The signal voltage Us increasing on a capacitor  $C_y$  charged by the use of the signal current source Is is compared to the threshold voltage  $U_{TH}$  by the use of the signal comparator Ks. When the signal voltage Us equals the threshold voltage  $U_{TH}$ , then, on the basis of the output signal of the reference signal Ks, the control module CM by the use of the signal from the control output  $P_y$  causes the switching of the change-over switch  $S_y$  and the connection of the top plate of the capacitor  $C_y$  to the ground of the circuit enforcing a complete discharge of this capacitor. At the same time, the control module CM by the use of the signal from the control output  $P_z$  causes the switching of the change-over switch  $S_z$  and the connection of the output of the signal current source Is to the top plate of the capacitor  $C_z$  such that it has the highest capacitance among the capacitors CS in the set of capacitors that have not been charged yet. The cycle is
- ine highest capacitance among the capacitors CS in the set of capacitors that have not been charged yet. The cycle is repeated until generation of the signal time ST is terminated at the same instant t<sub>3</sub>.
   [0054] The generation of the reference time RT and the generation of the signal time ST are terminated by the control module CM at the instant t<sub>3</sub> (Fig. 4) when the capacitor Co of the lowest capacitance in the set of capacitors CS is charged, and when the control module CM on the basis of the output signal of the reference comparator K<sub>R</sub> detects that
- <sup>55</sup> the reference voltage U<sub>R</sub> increasing on a capacitor C<sub>x</sub> charged by the use of the reference current source I<sub>R</sub> equals the threshold voltage U<sub>TH</sub>, or when the control module CM on the basis of the output signal of the source comparator Ks detects that the signal voltage U<sub>S</sub> increasing on a capacitor C<sub>y</sub> charged by the use of the signal current source Is equals the threshold voltage U<sub>TH</sub>.

**[0055]** In the former case, the value zero is assigned to the least significant bit bo in the digital word B, while in the latter case, the value one is assigned to the least significant bit bo by use of the control module CM.

**[0056]** Next, in both cases, the control module CM by the use of the signal from the reference output  $P_R$  causes the switching off the reference current source  $I_R$  and by the use of the signal from the signal output Ps causes the switching

- <sup>5</sup> off the signal current source Is. Additionally, by the use of the signal from the control outputs P<sub>n-1</sub>, P<sub>n-2</sub>, ..., P<sub>1</sub>, P<sub>0</sub>, the control module CM causes the switching of the change-over switches S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, So and the connection of the top plates of all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co to the ground of the circuit enforcing a complete discharge of all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co in the set of capacitors CS (Fig. 1). Next, the control module CM introduces the complete conversion output RDY to an active state.
- <sup>10</sup> **[0057]** When the control module CM on the basis of the output signal from the signal comparator Ks detects that the voltage  $U_{SM}$  increasing on the sampling capacitor  $C_n$  of the sampling module SM reaches the threshold voltage  $U_{TH}$ , the control module CM terminates the generation of the time interval T (Fig. 4).

**[0058]** In the second embodiment, the indirect conversion of the voltage value to the digital word differs from the indirect conversion in the first embodiment in that before starting the conversion, the control module CM on the basis of the control signal from the sampling output  $P_{SM}$  causes additionally the switching of the change-over switch of the bottom

<sup>15</sup> the control signal from the sampling output  $P_{SM}$  causes additionally the switching of the change-over switch of the bottom plate  $S_B$  into the first position and the connection of the bottom plate of the sampling capacitor  $C_n$  in the sampling module SM to a ground of the circuit (Fig. 3).

**[0059]** At the instant, when the control module CM detects the beginning of an active state on the trigger input Trg, the control module CM causes the connection of the top plate of the sampling capacitor C<sub>n</sub> of the sampling module SM

- <sup>20</sup> to the threshold voltage  $U_{TH}$ , and the connection of the bottom plate of the sampling capacitor  $C_n$  to the output of the signal current source Is. Therefore, the control module CM causes by the use of the control signal from the sampling output  $P_{SM}$  the switching of the change-over switch of the top plate  $S_T$  to the second position, and the switching of the change-over switch of the bottom plate  $S_B$  to the second position. The voltage  $U_{SM}$  on the sampling capacitor  $C_n$  of the sampling module SM charged by the signal current source Is decreases starting from the sample value of the input voltage  $U_{LM}$ .
- <sup>25</sup> voltage  $U_{In}$ . The voltage  $U_{SM}$  is controlled by the signal comparator Ks. **[0060]** When the control module CM on the basis of the output signal from the signal comparator Ks detects that the voltage  $U_{SM}$  decreasing on the sampling capacitor  $C_n$  of the sampling module SM reaches zero (Fig. 5), the control module CM by the use of the control signal from the sampling output  $P_{SM}$  causes the switching of the change-over switch of the bottom plate S<sub>B</sub> to the first position, and the connection of the bottom plate of the sampling capacitor  $C_n$  of the sampling module SM to a ground of the circuit (Fig. 3).
- [0061] In the other embodiment of the apparatus, at the instant of detection the beginning of the active state on the trigger input Trg, the control module using the signal from the signal output Ps causes additionally a decrease of intensity of the signal current source Is by eight times compared to intensity of the signal current source I<sub>R</sub>. At the instant t<sub>2</sub>, when the generation of the time interval T is terminated, the contril module CM by the use of the signal output Ps causes
- <sup>35</sup> additionally an increase of intensity of the signal current source Is to intensity of the signal current source I<sub>R</sub>.

## Acronims

## [0062]

| 40 |                                                                        |                            |
|----|------------------------------------------------------------------------|----------------------------|
|    | In                                                                     | voltage input              |
|    | Ins                                                                    | signal input               |
|    | In <sub>R</sub>                                                        | reference input            |
|    | Trg                                                                    | trigger input              |
| 45 | Ps                                                                     | signal output              |
|    | P <sub>R</sub>                                                         | reference output           |
|    | P <sub>SM</sub>                                                        | sampling output            |
|    | RDY                                                                    | complete conversion output |
|    | В                                                                      | digital outut              |
| 50 | b <sub>n-1</sub> , b <sub>n-2</sub> ,, b <sub>1</sub> , b <sub>0</sub> | bits of digital word       |
|    | S                                                                      | signal rail                |
|    | R                                                                      | reference rail             |
|    | ls                                                                     | signal current source      |
|    | I <sub>R</sub>                                                         | reference current source   |
| 55 | Ks                                                                     | signal comparator          |
|    | К <sub>R</sub>                                                         | reference comparator       |
|    | CS                                                                     | set of capacitors          |
|    | СМ                                                                     | control module             |
|    |                                                                        |                            |

| 5  | $\begin{array}{l} \text{SM} \\ \text{C}_{n} \\ \text{C}_{n-1}, \text{C}_{n-2},, \text{C}_{1}, \text{C}_{0} \\ \text{C}_{n-1} \\ \text{Co} \\ \text{S}_{T} \\ \text{S}_{B} \end{array}$                    | sampling module<br>sampling capacitor<br>capacitors<br>capacitor having the highest capacitance in the set of capacitors<br>capacitor having the lowest capacitance in the set of capacitors<br>change-over switch of top plate<br>change-over switch of bottom plate |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | S <sub>n-1</sub> , S <sub>n-2</sub> ,, S <sub>1</sub> , S <sub>0</sub><br>P <sub>n-1</sub> , P <sub>n-2</sub> ,, P <sub>1</sub> , P <sub>0</sub><br>U <sub>In</sub><br>U <sub>SM</sub><br>U <sub>TH</sub> | change-over switches<br>control outputs<br>input voltage<br>voltage on sampling capacitor<br>threshold voltage                                                                                                                                                        |
| 15 | Us<br>U <sub>R</sub><br>U <sub>DD</sub><br>T<br>ST                                                                                                                                                        | signal voltage<br>reference voltage<br>supply voltage<br>time interval<br>signal time                                                                                                                                                                                 |
| 20 | RT<br>t <sub>1</sub><br>t <sub>2</sub><br>t <sub>3</sub>                                                                                                                                                  | reference time<br>instant when the beginning of the time interval T is detected<br>instant when the end of the time interval T is detected<br>instant when generation of the reference time RT and the signal time ST are terminated                                  |

## Claims

25

30

1. A method for indirect conversion of a voltage value to a digital word consisting in sampling an input voltage through a parallel connection of a sampling capacitor to a source of the input voltage, and next in mapping a sample value of the input voltage to a time interval, and in assignment of a corresponding value of n-bit output digital word by the use a control module **characterized in that** the time interval (T) is mapped to a difference of a length of a reference time (RT) and a length of a signal time (ST), while the reference time (RT) is generated from an instant (t<sub>1</sub>) when the beginning of the time interval (T) is detected by the use the control module (CM), and the signal time (ST) is generated from an instant (t<sub>2</sub>) when the end of the time interval (T) is detected by the use the control module (CM), whereas generation of the reference time (RT) and the signal time (ST) is terminated at the same instant (t<sub>3</sub>).

- **2.** Method as claimed in claim 1 **characterized in that** the generation of the time interval (T) by the use the control module (CM) begins at an instant of detection of an active state on a trigger input (Trg) by the use the control module (CM), and is realized through charging a sampling capacitor ( $C_n$ ) by the use of a signal current source (Is) in a sampling module (SM).
- 40 Method as claimed in claim 2 characterized in that the generation of the reference time (RT) is realized by charging 3. a capacitor by the use of a reference current source (I<sub>R</sub>), while the capacitor is selected by the use of the control module (CM) from a set of capacitors (CS), comprising capacitors (C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co), such that a capacitance of a capacitor of a given index is twice as high as a capacitance of a capacitor of the previous index, and the capacitor (C<sub>n-1</sub>) of the highest capacitance in the set of capacitors (CS) is selected first, while a selected capacitor is charged 45 as long as the reference voltage (U<sub>R</sub>) increasing on the selected capacitor and compared to the threshold voltage  $(U_{TH})$  by the use of the reference comparator (K<sub>R</sub>) equals the threshold voltage (U<sub>TH</sub>) and then a next capacitor in the set of capacitors (CS) is started to be charged while this capacitor has the highest capacitance among the capacitors that have not been charged yet, and the reference voltage (U<sub>R</sub>) increasing on this capacitor is compared to the threshold voltage (U<sub>TH</sub>) by the use of the reference comparator (K<sub>R</sub>), and the cycle is repeated, while the 50 generation of the signal time (ST) is realized by charging a capacitor by the use of the signal current source (Is), while this capacitor selected by the use of the control module (CM) from a set of capacitors (CS) has the highest capacitance among the capacitors that have not been charged yet, and the selected capacitor is charged as long as the signal voltage (Us) increasing on this capacitor and compared to the threshold voltage ( $U_{TH}$ ) by the use of the signal comparator (Ks) equals the threshold voltage (U<sub>TH</sub>), and then a next capacitor in the set of capacitors 55 (CS) is started to be charged by the use of the signal current source (Is) while this capacitor is selected in the same way and the cycle is repeated, and the generation of the reference time (RT) and the generation of the signal time (ST) are terminated while the capacitor (Co) of the lowest capacitance in the set of capacitors (CS) is charged, and when the reference voltage ( $U_R$ ) increasing on a capacitor charged by the use of the reference current source ( $I_R$ ),

or when the signal voltage ( $U_R$ ) increasing on a capacitor charged by the use of the signal current source (Is) equals the threshold voltage ( $U_{TH}$ ).

- 4. Method as claimed in claim 3 characterized in that the generation of the time interval (T) by the use of the control module (CM) is terminated when a voltage (U<sub>SM</sub>) increasing on a sampling capacitor (C<sub>n</sub>) in a sampling module (SM), which is compared to the threshold voltage (U<sub>TH</sub>) by the use of the reference comparator (K<sub>R</sub>), reaches the threshold voltage (U<sub>TH</sub>).
- 5. Method as claimed in claim 4 characterized in that a binary value represented by n-bit output digital word (B) being a conversion result is determined by the use of the control module (CM) such that the control module (CM) assigns a value one to the least significant bit (bo) in this digital word if a voltage on the last capacitor charged by the use of the reference current source (I<sub>R</sub>) reached the threshold voltage (U<sub>TH</sub>), while the control module (CM) assigns a value one to a bit (b<sub>j</sub>) of n-bit output digital word (B) if a capacitor (C<sub>j-1</sub>) in the set of capacitors (CS) has been charged by the use of the use of the signal current source (Is), and the control module (CM) assigns a value zero to a bit (b<sub>i</sub>) otherwise.
- 15

30

55

- 6. Method as claimed in claim 3 characterized in that generation of a time interval (T) by the use of the control module (CM) is terminated when a voltage (U<sub>SM</sub>) decreasing on the sampling capacitor (C<sub>n</sub>) in the sampling module (SM) observed by the use of the signal comparator (Ks) equals zero.
- 7. Method as claimed in claim 6 characterized in that a binary value of n-bit output digital word (B) is determined by the use of the control module (CM) such that the control module (CM) assigns a value one to a bit (b<sub>j</sub>) in this digital word if a next capacitor (C<sub>j-1</sub>) is not started to be charged by the use of the signal current source (Is) during a time when a capacitor (C<sub>j</sub>) corresponding to the bit (b<sub>j</sub>) in the set of capacitors (CS)-is charged by the use of the reference current source (I<sub>R</sub>), or a next capacitor (C<sub>j-1</sub>) is started to be charged by the use of the reference current source (I<sub>R</sub>), or a next capacitor (C<sub>j-1</sub>) is started to be charged by the use of the reference current source (I<sub>R</sub>).
   <sup>25</sup> during a time when a capacitor (C<sub>j</sub>) corresponding to the bit (b<sub>j</sub>) in the set of capacitors (CS) is charged by the use of the signal current source (Is), the control module (CM) assigns a value zero to the bit (b<sub>j</sub>) otherwise.
  - 8. Method as claimed in claim 5 and 7 characterized in that intensity of the signal current source (Is) is lower than intensity of the reference current source (I<sub>R</sub>) during the time interval (T), and intensity of the signal current source (Is) is increased by the use of the control module (CM) to intensity of the reference current source (I<sub>R</sub>) at the instant (t<sub>2</sub>) when generation of the time interval (T) is terminated by the use of the control module (CM).
- An apparatus for indirect conversion of a voltage value to a digital word comprising a control module having a trigger input, an output digital word, a complete conversion output, a reference input connected to a reference comparator 35 output, a signal input connected to a signal comparator output, a reference output connected to a control input of a reference current source, a signal output connected to a control input of a signal current source, a sampling output connected to a control input of the sampling module, and control outputs of change-over switches of a set of capacitors, while a capacitance value of a capacitor of a given index is twice as high as a capacitance value of the capacitor of the previous index, and a non-inverting input of the reference comparator is connected to a reference 40 rail and to an output of the reference current source, whose input is connected to a source of a voltage supply, and an inverting input of the reference comparator is connected to a source of a threshold voltage, while the sampling module comprises a voltage input and a sampling capacitor and is connected to a signal rail and to an output of the signal current source characterized in that a non-inverting input of the signal comparator (Ks) is connected to the signal rail (S) and to the output of the signal current source (I<sub>S</sub>) whose input is connected to the source of the voltage 45 supply (U<sub>DD</sub>), and the inverting input of the signal comparator (Ks) is connected to the source of the threshold voltage  $(U_{TH})$  and to the inverting input of the reference comparator  $(K_R)$ , while bottom plates of capacitors  $(C_{n-1}, C_{n-2}, ...,$ C1, Co) of the set of capacitors (CS) are connected to a ground of a circuit, and top plates of capacitors (Cn-1, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co) are connected respectively to moving contacts of change-over switches (S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, So) whose first stationary contacts are connected to the signal rail (S), second stationary contacts are connected to the 50 ground of the circuit, and third stationary contacts are connected to the reference rail (R).
  - **10.** Apparatus as claimed in claim 9 **characterized in that** a top plate of a sampling capacitor ( $C_n$ ) in a sampling module (SM) is connected to a moving contact of a change-over switch of a top plate ( $S_T$ ) whose first stationary contact is connected to an input (In) of a source of input voltage ( $U_{In}$ ), and whose second stationary contact is connected to the signal rail (S), while a bottom plate of the sampling capacitor ( $C_n$ ) in the sampling module (SM) is connected to a control input of the change-over switch of the top plate ( $S_T$ ) is connected to a sampling output ( $P_{SM}$ ) of the control module (CM).

- **11.** Apparatus as claimed in claim 9 **characterized in that** the top plate of the sampling capacitor ( $C_n$ ) in the sampling module (SM) is connected to the moving contact of the change-over switch of the top plate ( $S_T$ ) whose first stationary contact is connected to the input (In) of the source of input voltage ( $U_{In}$ ), and whose second stationary contact is connected to the source of the threshold voltage ( $U_{TH}$ ), while the bottom plate of the sampling capacitor ( $C_n$ ) in the sampling module (SM) is connected to a moving contact of a change-over switch of a bottom plate ( $S_B$ ), whose first stationary contact is connected to the ground of the circuit, and second stationary contact is connected to the signal rail (S), while a control input of the change-over switch of the top plate ( $S_T$ ) and a control input of the change-over switch of the sampling output ( $P_{SM}$ ) of the control module (CM).

- **12.** Apparatus as claimed in claim 10 and claim 11 **characterized in that** the signal current source (Is) and the reference current source ( $I_R$ ) have the same intensity, while a capacitance of the sampling capacitor ( $C_n$ ) in the sampling module (SM) is twice as high as a capacitance of the capacitor ( $C_{n-1}$ ) having the highest capacitance in the set of capacitors (CS).
- 13. Apparatus as claimed in claim 10 and claim 11 characterized in that intensity of the signal current source (Is) is controllable, and equals intensity of the reference current source (I<sub>R</sub>), or is p times lower than intensity of the reference current source (I<sub>R</sub>), while the capacitance of the sampling capacitor (C<sub>n</sub>) is p times lower than a double capacitance of the capacitor (C<sub>n-1</sub>) having the highest capacitance in the set of capacitors (CS).

| 2 | 0 |
|---|---|
|   |   |



Fig. 1



Fig. 2



Fig. 3



Fig. 4



Fig. 5



5

## **EUROPEAN SEARCH REPORT**

Application Number EP 15 20 1443

|                 |                                                                                                                                                                                                                                                                                                           | DOCUMENTS CONSID                                                                                                                                                                                       | ERED TO BE RELEVANT                                                                                               |                                                                                                         | ]                                                |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
|                 | Category                                                                                                                                                                                                                                                                                                  | Citation of document with in<br>of relevant passa                                                                                                                                                      | dication, where appropriate,<br>iges                                                                              | Relevant<br>to claim                                                                                    | CLASSIFICATION OF THE<br>APPLICATION (IPC)       |  |
| 10              | X                                                                                                                                                                                                                                                                                                         | Successive Charge R<br>for Clockless Analo<br>Conversion"<br>In: "Digital Video                                                                                                                        | ET AL: "Event-Driven<br>edistribution Schemes<br>g-to-Digital<br>and Audio Broadcasting<br>ical Engineering Guide | 1,2                                                                                                     | INV.<br>H03M1/46<br>H03M1/50<br>ADD.<br>H03M1/54 |  |
|                 |                                                                                                                                                                                                                                                                                                           | (3rd edition)",<br>6 October 2013 (201<br>ISSN: 1860-4862<br>ISBN: 978-3-642-116<br>pages 161-209, DOI:                                                                                                | 3-10-06), XP55345970,<br>11-7                                                                                     |                                                                                                         |                                                  |  |
| 20              | A                                                                                                                                                                                                                                                                                                         | 10.1007/978-3-642-3<br>* figures 6.7,6.14-<br>* Section 6.8.2 *<br>* Section 6.2.3 *<br>* Equation (6.18) *                                                                                            | 6.22,6.26(a) *                                                                                                    | 3-8,<br>10-13                                                                                           |                                                  |  |
| 25              |                                                                                                                                                                                                                                                                                                           | * table 6.1 *<br>* Section 6.5.2 *<br>* Section 6.2.2 *<br>* Section 6.4.4.2 *                                                                                                                         |                                                                                                                   |                                                                                                         | TECHNICAL FIELDS<br>SEARCHED (IPC)               |  |
| 30              | A                                                                                                                                                                                                                                                                                                         | successive approxim measurements",                                                                                                                                                                     | verter architecture for<br>ation time<br>DITERRANEAN WORKSHOP ON                                                  | 1-13                                                                                                    | SEARCHED (IPC)<br>H03M                           |  |
| 35              |                                                                                                                                                                                                                                                                                                           | IEEE,<br>3 October 2013 (201<br>XP032524478,<br>DOI: 10.1109/NOMETD<br>[retrieved on 2013-                                                                                                             | 3-10-03), pages 1-8,<br>C.2013.6658239<br>11-07]                                                                  |                                                                                                         |                                                  |  |
| 40              |                                                                                                                                                                                                                                                                                                           | * Sections I.A, I.B<br>* figures 1(a), 1(b                                                                                                                                                             | *<br>), 2 *<br>                                                                                                   |                                                                                                         |                                                  |  |
| 45              |                                                                                                                                                                                                                                                                                                           | The present search report has b                                                                                                                                                                        | een drawn up for all claims                                                                                       |                                                                                                         |                                                  |  |
| 1               |                                                                                                                                                                                                                                                                                                           | Place of search                                                                                                                                                                                        | Date of completion of the search                                                                                  |                                                                                                         | Examiner                                         |  |
| 50 100          |                                                                                                                                                                                                                                                                                                           | The Hague                                                                                                                                                                                              | 15 February 2017                                                                                                  | Roc                                                                                                     | cha, Daniel                                      |  |
| 1503 03 82 (P0. | C<br>X : part<br>Y : part<br>doc                                                                                                                                                                                                                                                                          | CATEGORY OF CITED DOCUMENTS T : theory or prin<br>E : earlier paten<br>X : particularly relevant if taken alone after the filing<br>Y : particularly relevant if combined with another D : document ci |                                                                                                                   | le underlying the invention<br>ocument, but published on, or<br>te<br>in the application                |                                                  |  |
| 55 CO           | The Hague         CATEGORY OF CITED DOCUMENTS         X : particularly relevant if taken alone         Y : particularly relevant if combined with another         document of the same category         A : technological background         O : non-written disclosure         P : intermediate document |                                                                                                                                                                                                        |                                                                                                                   | L : document cited for other reasons<br>& : member of the same patent family, corresponding<br>document |                                                  |  |

## **REFERENCES CITED IN THE DESCRIPTION**

This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

#### Patent documents cited in the description

• US 8928516 B [0003] [0005]

#### Non-patent literature cited in the description

- G. SMARANDOIU; K. FUKAHORI; P. R. GRAY;
   D. A. HODGES. An All-MOS Analog-to-Digital Converter Using a Constant Slope Approach. *IEEE Journal of Solid-State Circuits*, 1976, vol. 11 (3), 408-410 [0002]
- H. AMEMIYA; T. YONEYAMA. Integrating Analog-to-Digital Converter with Digital Self-Calibration. IEEE Transactions on Instrumentation and Measurement, 1976, vol. IM-25 (2), 132-138 [0004]