(19)

(12)





# (11) **EP 3 141 968 A1**

EUROPEAN PATENT APPLICATION

- (43) Date of publication: 15.03.2017 Bulletin 2017/11
- (21) Application number: 15200980.9
- (22) Date of filing: 17.12.2015
- (84) Designated Contracting States:
  AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR Designated Extension States:
  BA ME Designated Validation States:
  MA MD
- (30) Priority: 14.09.2015 PL 41396015 14.09.2015 PL 41396415

- (71) Applicant: AKADEMIA GORNICZO-HUTNICZA im. Stanislawa Staszica 30-059 Krakow (PL)
- (72) Inventors:

(51) Int Cl.:

 KOSCIELNIK, Dariusz 31-431 Krakow (PL)
 MISKOWICZ, Marek

G04F 10/00<sup>(2006.01)</sup>

- 31-636 Krakow (PL)
- (74) Representative: Kacperski, Andrzej Kancelaria Prawno-Patentowa ul. Kupa 3/9 31-057 Krakow (PL)

# (54) METHOD AND APPARATUS FOR CONVERSION OF TIME INTERVAL TO DIGITAL WORD USING SUCCESSIVE APPROXIMATION SCHEME

(57) A method for conversion of a time interval to a digital word using a successive approximation scheme characterized in that the time interval (T) is mapped to a difference of a length of a reference time (RT) and a length of a signal time (ST). The reference time (RT) is generated from an instant ( $t_1$ ) when the beginning of the time interval (T) is detected, and the signal time (ST) is generated from an instant ( $t_2$ ) when the end of the time interval (T) is detected by the use the control module (CM). The generation of the reference time (RT) and the signal time (ST) is terminated at the same instant ( $t_3$ ).

An apparatus for conversion of a time interval to a digital word using a successive approximation scheme comprises a control module (CM), two comparators (K<sub>R</sub>, K<sub>S</sub>), two current sources (I<sub>R</sub>, I<sub>S</sub>), two rails (R, S) and a set of capacitors (CS). The apparatus is characterized in that bottom plates of capacitors (C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, C<sub>0</sub>) of the set of capacitors (CS) are connected to a ground of the circuit, and top plates of these capacitors are connected respectively to moving contacts of change-over switches (S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, S<sub>0</sub>). First stationary contacts are connected to the signal rail (S), second stationary contacts are connected to the ground of the circuit, and third stationary contacts are connected to the reference rail (R).



#### Description

**[0001]** The subject of this invention is a method and an apparatus for conversion of a time interval to a digital word using a successive approximation scheme that can be applied in monitoring and control systems.

<sup>5</sup> [0002] A method for conversion of a time interval to a digital word known from a patent description US 9,063,518 (WO2011 /152744) consists of two stages.

**[0003]** In the first stage, a time interval is translated to a portion of electric charge through charging a sampling capacitor by a current source during the input time interval. The portion of electric charge is directly proportional to the time interval. After detection of an end of the time interval, the second stage of conversion starts. During the second stage of conversion, the second stage of conversion starts.

- <sup>10</sup> the portion of electric charge is converted to the digital word by its redistribution from the sampling capacitor to a set of capacitors of binary-weighted capacitances. Each capacitor corresponds to a bit in output digital word. [0004] In each step of the second stage of conversion, the redistribution is realized by charge transfer between two capacitors. A capacitor that is actually a source of charge is called a current source capacitor. A capacitor that actually collects charge is called a current destination capacitor. The current destination capacitor has always lower capacitance
- than the current source capacitor. Moving the charge results in growing the voltage on the current destination capacitor and at the same time in falling the voltage on the current source capacitor. If the voltage on the current destination capacitor reaches the reference voltage before the voltage on the current source capacitor falls to zero, then, in the next conversion step, the charge transfer is continued to a new destination capacitor whose capacitance is twice lower than a capacitance of the current destination capacitor. If the voltage on the current source capacitor falls to zero before the
- 20 current destination capacitor reaches the reference voltage, then, in the next conversion step, the current destination capacitor becomes a new source capacitor, and a new destination capacitor has a capacitance twice lower than a capacitance of the current destination capacitor. If a voltage on a particular capacitor equals the reference voltage, then a value one is assigned to a bit in the output digital word corresponding to this capacitor, and a value zero is assigned to other bits.
- [0005] An apparatus for conversion of a time interval to a digital word known from the patent description US 9,063,518 (WO2011/152744) comprises a sampling capacitor and a set of binary-weighted capacitances. The bottom plate of each capacitor is connected through a change-over switch to the ground of the circuit, or to a source of auxiliary voltage, while a value of auxiliary voltage is higher enough than a value of a reference voltage. A non-inverting input of a first comparator is also connected to the source of auxiliary voltage. The first comparator is used to detect that a source capacitor is
- <sup>30</sup> completely discharged. The inverting input of the first comparator is connected to a source rail. A non-inverting input of a second comparator is connected to the source of reference voltage, and an inverting input of the second comparator is connected to a destination rail. The second comparator is used to detect that a voltage on a destination capacitor reaches the reference voltage. The destination rail is connected through an on-off switch to the ground of the circuit and to an output of a current source whose input is connected through a change-over switch to the source rail or to a source
- <sup>35</sup> of supply voltage. A top plate of each capacitor is connected through a source on-off switch to the source rail, and a destination on-off switch to the destination rail. Control inputs of the change-over switches and on-off switches are connected to relevant control outputs of a control module. A destination on-off switch corresponding to a given capacitor is controlled by the same control output of the control module, while a source on-off switch is controlled by another control output of the control module. Outputs of both comparators and a time input are also connected to the control
- 40 module. Besides, the control module comprises a digital output and a complete conversion output. [0006] A method for conversion of a time interval to a digital word using a successive approximation scheme consists in a detection of a beginning and of an end of the time interval by the use of a control module and in assignment of a corresponding binary value represented by n-bit output digital word to the time interval by the use of the control module. [0007] The essence of the method, according to the invention, consists in that the time interval is mapped to a difference
- <sup>45</sup> of a length of a reference time and a length of a signal time. The reference time is generated from an instant when the beginning of the time interval is detected by the use the control module, and the signal time is generated from an instant when the end the time interval is detected by the use the control module. The generation of the reference time and the signal time is terminated at the same instant.
- [0008] It is advantageous if the generation of the reference time is realized by charging a capacitor using a reference current source, while this capacitor is selected by the use of the control module from a set of capacitors that comprise capacitors, such that a capacitance of a capacitor of a given index is twice as high as a capacitance of a capacitor of the previous index. A capacitor of the highest capacitance in the set of capacitors is selected first. A selected capacitor is charged as long as the reference voltage increasing on the selected capacitor and compared to the threshold voltage by the use of the reference comparator reaches the threshold voltage. Then, a next capacitor in the set of capacitors is
- <sup>55</sup> started to be charged while this capacitor has the highest capacitance among the capacitors that have not been charged yet. The reference voltage increasing on the capacitor being charged is compared to the threshold voltage by the use of the reference comparator, and the cycle is repeated to the end of generation of both time intervals.

[0009] The generation of the signal time is realized by charging a capacitor by the use of the signal current source,

while this capacitor selected by the use of the control module from a set of capacitors has the highest capacitance among the capacitors that have not been charged yet. The selected capacitor is charged as long as the signal voltage increasing on this capacitor and compared to the threshold voltage by the use of the signal comparator equals the threshold voltage. Then, a next capacitor in the set of capacitors is started to be charged by the use of the signal current source while this

- <sup>5</sup> capacitor is selected in the same way and the cycle is repeated to the end of generation of both time intervals. [0010] The generation of the reference time, and the generation of the signal time are terminated during the time when the capacitor of the lowest capacitance in the set of capacitors is charged, and when the reference voltage increasing on a capacitor charged by the use of the reference current source, or when the signal voltage increasing on a capacitor charged by the use of the signal current source reaches the threshold voltage.
- <sup>10</sup> **[0011]** It is advantageous if intensity of the reference current source is lower than intensity of the signal current source during the time interval, and intensity of the reference current source is increased by the use of the control module to intensity of the signal current source at the instant when generation of the time interval is terminated by the use of the control module.
- [0012] It is advantageous if a value representing n-bit output digital word being a conversion result is evaluated by the use of the control module by subtracting a value of a second n-bit digital word from a value of a first n-bit digital word. A value one is assigned to bits of the first digital word if capacitors in the set of capacitors corresponding to these bits have been charged by the reference current source. A value zero is assigned to other bits of the first digital word. The inverted values of the first digital word are assigned to corresponding bits of the second digital word by the use of the control module. The value of n-bit output digital word is decreased by one if a voltage on the last capacitor charged by the reference current source has not reached the threshold voltage.
- [0013] It is advantageous if a value representing n-bit output digital word being a conversion result is evaluated by the use of the control module in the following way. The control module assigns a value one to a bit in this digital word if a next capacitor is not started to be charged by the use of the signal current source during a time when a capacitor corresponding to the particular bit in the set of capacitors is charged by the use of the reference current source. The
- <sup>25</sup> control module assigns also a value one to a bit in this digital word if, a next capacitor is started to be charged by the use of the reference current source during a time when a capacitor corresponding to the particular bit in the set of capacitors is charged by the use of the signal current source. The control module assigns a value zero to the bit otherwise. [0014] An apparatus for conversion of a time interval to a digital word, according to the invention, comprising a control module having a time input, a digital output, a complete conversion output, a reference input connected to a reference
- 30 comparator output, a signal input connected to a signal comparator output, a reference output connected to a control input of a reference current source, a signal output connected to a control input of a signal current source, and control outputs of change-over switches of a set of capacitors. A capacitance value of a capacitor of a given index is twice as high as a capacitance value of the capacitor of the previous index. A non-inverting input of the reference comparator is connected to a source of the reference current source, whose input is connected to a source of
- <sup>35</sup> a voltage supply. An inverting input of the reference comparator is connected to a source of a threshold voltage. [0015] The essence of the apparatus, according to the invention, consists in that a non-inverting input of the signal comparator is connected to the signal rail and to the output of the signal current source whose input is connected to the source of the voltage supply. The inverting input of the signal comparator is connected to the source of the threshold voltage and to the inverting input of the reference comparator. Bottom plates of capacitors of the set of capacitors are
- 40 connected to a ground of the circuit, and top plates of capacitors are connected respectively to moving contacts of change-over switches. First stationary contacts of the change-over switches are connected to the signal rail, second stationary contacts are connected to the ground of the circuit, and third stationary contacts are connected to the reference rail.
  - [0016] It is advantageous if the signal current source and the reference current source have the same intensity.
  - [0017] It is advantageous if intensity of the reference current source is controllable.

45

- [0018] The advantage of the solution consists in that the operation of the apparatus is timed by two comparators which detect instants when particular conversion stages are completed. In this way a need of using an external source of timing signal that consumes considerable amount of energy is eliminated. Thereby, energy efficiency of conversion is improved.
   [0019] High energy efficiency of method and apparatus, according to the invention, results also from the idle operation
- <sup>50</sup> between conversion cycles because the solution consumes then less power if it is implemented in CMOS technology. [0020] The permanent connection of bottom plates of all capacitors in a set of capacitors limits influence of parasitic capacitances on conversion accuracy, reduces a number of switches, and simplifies control of its operation. [0021] The use of the reference current source with controlled intensity enables independent tuning of converter input range and the maximum length of the signal time. In this way, the conversion time of the converter can be reduced
- <sup>55</sup> compared to the situation when the reference current source of fixed intensity equal to the signal current source is used.
   [0022] The solution, according to the invention, is presented in the following figures:
  - Fig. 1 illustrates a schematic diagram of the apparatus in idle state before beginning of input time interval.
    - 3

Fig. 2 illustrates a temporal relationship between an input time interval T, a reference time RT and a signal time ST.

**[0023]** The method for conversion of a time interval to a digital word using a successive approximation scheme, according to the invention, consists in determining a difference between a length of a reference time RT and a length of a signal time ST (Fig. 2). The reference time RT is generated from an instant  $t_1$  when the beginning of the time interval T is detected by the use the control module CM. The signal time ST is generated from an instant  $t_2$  when the end of the time interval T is detected by the use the control module CM.

5

10

**[0024]** The generation of the reference time RT and the signal time ST is terminated at the same instant  $t_3$  when each capacitor in the set of capacitors was charged. A binary representation of the difference between the length of the reference time RT and the length of the signal time ST is assigned by the control module to the n-bit output digital word B. **[0025]** The generation of the reference time RT is realized by charging a capacitor using a reference current source

- $I_R$ . This capacitor is selected by the use of the control module CM from a set of capacitors CS comprising capacitors  $C_{n-1}, C_{n-2}, ..., C_1, C_0$ . The capacitor  $C_{n-1}$  of the highest capacitance in the set of capacitors CS is selected first. A selected capacitor is charged as long as the reference voltage  $U_R$  increasing on the selected capacitor and compared to the
- <sup>15</sup> threshold voltage U<sub>TH</sub> by the use of the reference comparator K<sub>R</sub> reaches the threshold voltage U<sub>TH</sub>. Then, a next capacitor in the set of capacitors CS is started to be charged while this capacitor has the highest capacitance among the capacitors that have not been charged yet, and the reference voltage U<sub>R</sub> increasing on this capacitor being charged is compared to the threshold voltage U<sub>TH</sub> by the use of the reference comparator K<sub>R</sub>. The cycle is repeated until all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co are charged. Intensity of the reference current source I<sub>R</sub> and the signal current source
- <sup>20</sup> Is are fixed and the same. The generation of the signal time ST is realized by charging a capacitor by the use of the signal current source Is. This capacitor selected by the use of the control module CM from a set of capacitors CS has the highest capacitance among the capacitors that have not been charged yet. The selected capacitor is charged as long as the signal voltage Us increasing on this capacitor and compared to the threshold voltage U<sub>TH</sub> by the use of the signal comparator Ks equals the threshold voltage U<sub>TH</sub>. Then, a next capacitor in the set of capacitors CS is started to
- <sup>25</sup> be charged by the use of the signal current source Is, while this capacitor is selected in the same way. The cycle is repeated until all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co are charged.
  [0026] The generation of the reference time RT and the generation of the signal time ST are terminated during the time when the capacitor Co of the lowest capacitance in the set of capacitors CS is charged, and when the reference voltage U<sub>R</sub> increasing on a capacitor charged by the use of the reference current source I<sub>R</sub>, or when the signal voltage
- <sup>30</sup> U<sub>R</sub> increasing on a capacitor charged by the use of the signal current source Is reaches the threshold voltage U<sub>TH</sub>. [0027] Another version of the method for conversion of a time interval to a digital word using a successive approximation scheme differs from the aforementioned version in that intensity of the reference current source I<sub>R</sub> is twice lower than intensity of the signal current source Is during the time interval T. Intensity of the reference current source I<sub>R</sub> is increased by the use of the control module CM to intensity of the signal current source Is at the instant t<sub>2</sub> when the generation of the time interval T. Intensity of the instant t<sub>2</sub> when the generation of the time interval T is terminated by the use of the control module CM.
- the time interval T is terminated by the use of the control module CM.
  [0028] In both version of the method, a binary value represented by the n-bit output digital word B, being a conversion result, is evaluated by the use of the control module CM by subtracting a value of a second n-bit digital word from a value of a first n-bit digital word. A value one is assigned to bits of the first digital word if capacitors in the set of capacitors CS corresponding to these bits have been charged by the reference current source I<sub>R</sub>, and a value zero is assigned to
- other bits of the first digital word. Inverted values of the first digital word are assigned to corresponding bits of the second digital word by the use of the control module CM. Finally, the binary value of n-bit output digital word B is decreased by one if a voltage on the last capacitor charged by the reference current source I<sub>R</sub> has not reached the threshold voltage U<sub>TH</sub>.
   [0029] According to another version of the method, a binary value represented by the n-bit output digital word B, being a conversion result, is evaluated by the use of the control module CM such that the control module CM assigns a value
- <sup>45</sup> one to a bit b<sub>j</sub> in this digital word if a next capacitor C<sub>j-i</sub> is not started to be charged by the use of the signal current source Is during a time when a capacitor C<sub>j</sub> corresponding to the bit b<sub>j</sub> in the set of capacitors CS is charged by the use of the reference current source I<sub>R</sub>, or a next capacitor C<sub>j-i</sub> is started to be charged by the use of the reference current source I<sub>R</sub> during a time when a capacitor C<sub>j</sub> is charged by the use of the signal current source Is. On the other hand, the control module CM assigns a value zero to the bit b<sub>j</sub> otherwise.
- <sup>50</sup> **[0030]** In the first embodiment, an apparatus for conversion of a time interval to a digital word using a successive approximation scheme, according to the invention, comprises a control module CM having a time input In, a digital output B, a complete conversion output RDY. A reference input  $In_R$  of the control module CM is connected to an output of a reference comparator  $K_R$ , and a signal input Ins of the control module CM is connected to an output of a signal comparator Ks (Fig. 1). A reference output  $P_R$  of the control module CM is connected to a control input of a reference current source
- <sup>55</sup> I<sub>R</sub>, and a signal output Ps of the control module CM is connected to a control input of a signal current source Is. Control outputs P<sub>n-1</sub>, P<sub>n-2</sub>, ..., P<sub>1</sub>, Po of the control module CM are connected respectively to control inputs of change-over switches S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, So of a set of capacitors CS.

[0031] A capacitance value of each capacitor  $C_{n-1}, C_{n-2}, ..., C_1$ , Co of a given index in the set of capacitors CS is twice

as high as a capacitance value of the capacitor of the previous index. A non-inverting input of the reference comparator  $K_R$  is connected to a reference rail R and to an output of the reference current source  $I_R$ , whose input is connected to a source of a voltage supply  $U_{DD}$ . An inverting input of the reference comparator  $K_R$  is connected to a source of a threshold voltage  $U_{TH}$ . A non-inverting input of the signal comparator Ks is connected to the signal rail S and to the

- <sup>5</sup> output of the signal current source Is whose input is connected to the source of the voltage supply  $U_{DD}$ . The inverting input of the signal comparator Ks is connected to the source of the threshold voltage  $U_{TH}$  and to the inverting input of the reference comparator K<sub>R</sub>. Bottom plates of capacitors  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co of the set of capacitors CS are connected to a ground of a circuit, and top plates of the capacitors  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co are connected respectively to moving contacts of change-over switches  $S_{n-1}$ ,  $S_{n-2}$ , ...,  $S_1$ , So. First stationary contacts of the change-over switches  $S_{n-1}$ ,
- <sup>10</sup>  $S_{n-2}, ..., S_1$ , So are connected to the signal rail S, second stationary contacts are connected to the ground of the circuit, and third stationary contacts are connected to the reference rail R. The signal current source Is and the reference current source I<sub>R</sub> have the same intensity in the first embodiment.

**[0032]** In the second embodiment, the apparatus differs from the version presented in the first embodiment in that intensity of the reference current source  $I_R$  is controllable, and is changed by the reference output  $P_R$  of the control module CM.

[0033] The description below includes the following symbols:

15

x is an index of a capacitor actually charged by the use of the reference current source I<sub>R</sub>,

- y is an index of a capacitor actually charged by the use of the signal current source Is,
- <sup>20</sup> z is an index of a capacitor having the highest capacitance among the capacitors in the set of capacitors that have not been charged yet.

**[0034]** The conversion of a time interval to a digital word using a successive approximation scheme according to invention in the first embodiment is realized as follows.

- **[0035]** Before the start of the process of conversion, the control module CM causes the switching off the reference current source  $I_R$  by the use of the signal from the reference output  $P_R$ , and also the switching off the signal current source Is by the use of the signal from the signal output Ps. Additionally, by the use of signals from the control outputs  $P_{n-1}$ ,  $P_{n-2}$ , ...,  $P_1$ ,  $P_0$ , the control module CM causes the switching of change-over switches  $S_{n-1}$ ,  $S_{n-2}$ , ...,  $S_1$ , So and the connection of the top plates of the capacitors  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co in the set of capacitors CS to the ground of the circuit
- <sup>30</sup> enforcing a complete discharge of all the capacitors  $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co in the set of capacitors CS. At the instant  $t_1$ , when the control module CM detects the beginning of the time interval T on the input time interval In, the control module CM introduces the complete conversion output RDY to an inactive state. Next, the control module CM starts generation of the reference time RT (Fig. 2). Then, by the use of the signal from the control output P<sub>n-1</sub>, the control module CM causes the switching of the change-over switch S<sub>n-1</sub> and the connection of an output of the reference current source I<sub>R</sub>
- <sup>35</sup> to the top plate of the capacitor  $C_{n-1}$  having the highest capacitance in the set of capacitors CS. At the same time, by the use of the signal from the reference output  $P_R$ , the control module CM causes the switching on the reference current source  $I_R$ . Next, the control module assigns a value one to a bit  $b_{n-1}$  of the first n-bit digital word, and a value zero to a bit  $b_{n-1}$  of the second n-bit digital word. The reference voltage  $U_R$  increasing on a capacitor  $C_x$  charged by the use of the reference current source  $I_R$  is compared to the threshold voltage  $U_{TH}$  by the use of the reference comparator  $K_R$ .
- <sup>40</sup> When the reference voltage  $U_R$  on the capacitor  $C_x$  reaches the threshold voltage  $U_{TH}$ , then, on the basis of the output signal of the reference comparator  $K_R$ , the control module CM by the use of the signal from the control output  $P_x$  causes the switching of the change-over switch  $S_x$  and the connection of the top plate of the capacitor  $C_x$  to the ground of the circuit enforcing a complete discharge of this capacitor. At the same time, the control module CM by the use of the signal from the control output  $P_z$  causes the switching of the change-over switch  $S_z$  and the connection of the output of the
- <sup>45</sup> reference current source I<sub>R</sub> to the top plate of the capacitor C<sub>z</sub> such that it has the highest capacitance among the capacitors CS in the set of capacitors that have not been charged yet.
  [0036] Next, the control module assigns a value one to a bit b<sub>z</sub> of the first n-bit digital word, and a value zero to a bit b<sub>z</sub> of the second n-bit digital word. The reference voltage U<sub>R</sub> increasing on a capacitor C<sub>x</sub> charged by the use of the reference current source I<sub>R</sub> is compared to the threshold voltage U<sub>TH</sub> by the use of the reference comparator K<sub>R</sub>. The
- <sup>50</sup> cycle is repeated until the generation of the reference time RT is terminated at the same instant  $t_3$ . At the instant  $t_2$ , when the control module CM detects the end of the time interval T on the input time interval In, the control module CM starts to generate the signal time ST (Fig. 2). Then, by the use of the signal from the control output P<sub>z</sub>, the control module CM causes the switching of the change-over switch S<sub>z</sub> and the connection of an output of the signal current source Is to the top plate of the capacitor C<sub>z</sub> such that it has the highest capacitance among the capacitors CS in the set of
- <sup>55</sup> capacitors that have not been charged yet. At the same time, by the use of the signal from the signal output  $P_S$ , the control module CM causes the switching on the signal current source Is. Next, the control module assigns a value zero to a bit  $b_{n-1}$  of the first n-bit digital word, and a value one to a bit  $b_{n-1}$  of the second n-bit digital word. The signal voltage Us increasing on a capacitor  $C_y$  charged by the use of the signal current source Is is compared to the threshold voltage

 $U_{TH}$  by the use of the signal comparator Ks. When the signal voltage Us equals the threshold voltage  $U_{TH}$ , then, on the basis of the output signal of the reference signal Ks, the control module CM by the use of the signal from the control output  $P_y$  causes the switching of the change-over switch  $S_y$  and the connection of the top plate of the capacitor  $C_y$  to the ground of the circuit enforcing a complete discharge of this capacitor. At the same time, the control module CM by

- <sup>5</sup> the use of the signal from the control output  $P_z$  causes the switching of the change-over switch  $S_z$  and the connection of the output of the signal current source Is to the top plate of the capacitor  $C_z$  such that it has the highest capacitance among the capacitors CS in the set of capacitors that have not been charged yet. The cycle is repeated until generation of the signal time ST is terminated at the same instant  $t_3$ .
- **[0037]** The generation of the reference time RT and the generation of the signal time ST are terminated by the control module CM at the instant  $t_3$  (Fig. 2) when the capacitor Co of the lowest capacitance in the set of capacitors CS is charged, and when the control module CM on the basis of the output signal of the reference comparator  $K_R$  detects that the reference voltage  $U_R$  increasing on a capacitor  $C_x$  charged by the use of the reference current source  $I_R$  equals the threshold voltage  $U_{TH}$ , or when the control module CM on the basis of the output signal of the source comparator Ks detects that the signal voltage  $U_S$  increasing on a capacitor  $C_y$  charged by the use of the signal current source Is equals
- <sup>15</sup> the threshold voltage U<sub>TH</sub>. In the latter case, the value of the first n-bit digital word is decreases by one by use of the control module CM. **10.101** Not in both cases, the control module CM by the use of the signal from the reference output Decourse the

**[0038]** Next, in both cases, the control module CM by the use of the signal from the reference output Ps causes the switching off the reference current source  $I_R$  and by the use of the signal from the signal output Ps causes the switching off the signal current source Is. Additionally, by the use of the signal from the control outputs  $P_{n-1}$ ,  $P_{n-2}$ , ...,  $P_1$ ,  $P_0$ , the

- <sup>20</sup> control module CM causes the switching of the change-over switches S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, So and the connection of the top plates of all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co to the ground of the circuit enforcing a complete discharge of all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co to the ground of the circuit enforcing a complete discharge of all the capacitors C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co in the set of capacitors CS. The control module CM evaluates values of bits b<sub>n-1</sub>, b<sub>n-2</sub>, ..., b<sub>1</sub>, bo in the n-bit output digital word B subtracting a value of the second n-bit digital word from a value of the first n-bit digital word. Next, the control module CM introduces the complete conversion output RDY to an active state.
- <sup>25</sup> **[0039]** In the second embodiment, the apparatus for conversion of a time interval to a digital word using a successive approximation scheme differs from the version presented in aforementioned example in that the control module CM by the use of the control signal from the reference output  $P_R$  causes a decrease of intensity of the reference current source  $I_R$  below intensity of the signal current source Is at the instant  $t_1$ , when the control module CM detects the beginning of the time interval T on the input time interval In. At the instant  $t_2$ , when the control module CM detects the end of the time
- <sup>30</sup> interval T on the input time interval In, the control module CM by the use of the control signal from the reference output  $P_R$  causes an increase of intensity of the reference current source  $I_R$  to intensity of the signal current source Is. **[0040]** In another embodiment, the control module CM evaluates values of bits  $b_{n-1}$ ,  $b_{n-2}$ , ...,  $b_1$ , bo in the n-bit output digital word B as a conversion result by assigning a value one to a bit  $b_x$  in this digital word B if, a next capacitor  $C_{x-1}$  is not started to be charged by the use of the signal current source Is during a time when a capacitor  $C_x$  corresponding to
- <sup>35</sup> the bit b<sub>x</sub> in the set of capacitors CS is charged by the use of the reference current source  $I_R$ , or, a next capacitor  $C_{y-1}$  is started to be charged by the use of the reference current source  $I_R$  during a time when a capacitor  $C_y$  corresponding to the bit b<sub>y</sub> in the set of capacitors CS is charged by the use of the signal current source Is. Otherwise, the control module CM assigns a value zero to the bits in this digital word B.

#### 40 Acronims

#### [0041]

|    | In                                                                     | time input                 |
|----|------------------------------------------------------------------------|----------------------------|
| 45 | In <sub>S</sub>                                                        | signal input               |
|    | In <sub>R</sub>                                                        | reference input            |
|    | P <sub>S</sub>                                                         | signal output              |
|    | P <sub>R</sub>                                                         | reference output           |
|    | В                                                                      | digital output             |
| 50 | b <sub>n-1</sub> , b <sub>n-2</sub> ,, b <sub>1</sub> , b <sub>0</sub> | bits of digital output     |
|    | RDY                                                                    | complete conversion output |
|    | ls                                                                     | signal current source      |
|    | I <sub>R</sub>                                                         | reference current source   |
|    | S                                                                      | signal rail                |
| 55 | R                                                                      | reference rail             |
|    | K <sub>S</sub>                                                         | signal comparator          |
|    | K <sub>R</sub>                                                         | reference comparator       |
|    | CS                                                                     | set of capacitors          |

|    | C <sub>n-1</sub> , C <sub>n-2</sub> ,, C <sub>1</sub> , C <sub>0</sub> | capacitors                                                                            |
|----|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
|    | C <sub>n-1</sub>                                                       | capacitor having the highest capacitance in the set of capacitors                     |
|    | Со                                                                     | capacitor having the lowest capacitance in the set of capacitors                      |
|    | S <sub>n-1</sub> , S <sub>n-2</sub> ,, S <sub>1</sub> , S <sub>0</sub> | change-over switches                                                                  |
| 5  | P <sub>n-1</sub> , P <sub>n-2</sub> ,, P <sub>1</sub> , P <sub>0</sub> | control outputs                                                                       |
|    | СМ                                                                     | control module                                                                        |
|    | Us                                                                     | signal voltage                                                                        |
|    | U <sub>R</sub>                                                         | reference voltage                                                                     |
|    | U <sub>TH</sub>                                                        | threshold voltage                                                                     |
| 10 | U <sub>DD</sub>                                                        | supply voltage                                                                        |
|    | T                                                                      | time interval                                                                         |
|    | t <sub>1</sub>                                                         | instant when the beginning of the time interval T is detected                         |
|    | t <sub>2</sub>                                                         | instant when the end of the time interval T is detected                               |
|    | t <sub>3</sub>                                                         | instant when generation of the reference time RT and the signal time ST is terminated |
| 15 | ST                                                                     | signal time                                                                           |
|    | RT                                                                     | reference time                                                                        |

#### Claims

20

25

55

1. A method for conversion of a time interval to a digital word using a successive approximation scheme consisting in a detection of a beginning and of an end of the time interval by the use of a control module, and in assignment of a corresponding binary value represented by n-bit output digital word to the time interval by the use the control module characterized in that the time interval (T) is mapped to a difference of a length of a reference time (RT) and a length of a signal time (ST), while the reference time (RT) is generated from an instant (t<sub>1</sub>) when the beginning of the time interval (T) is detected by the use the control module (CM), and the signal time (ST) is generated from an instant (t<sub>2</sub>) when the end of the time interval (T) is detected by the use the control module (CM), whereas generation of the reference time (RT) and the signal time (ST) is terminated at the same instant (t<sub>3</sub>).

- 30 2. Method as claimed in claim 1 characterized in that a generation of the reference time (RT) is realized by charging a capacitor using a reference current source (I<sub>R</sub>), while this capacitor is selected by the use of the control module (CM) from a set of capacitors (CS) comprising capacitors ( $C_{n-1}$ ,  $C_{n-2}$ , ...,  $C_1$ , Co), such that a capacitance of a capacitor of a given index is twice as high as a capacitance of a capacitor of the previous index, and a capacitor (Cn-1) of the highest capacitance in the set of capacitors (CS) is selected first, while a selected capacitor is charged 35 as long as the reference voltage (U<sub>R</sub>) increasing on the selected capacitor and compared to the threshold voltage  $(U_{TH})$  by the use of the reference comparator (K<sub>R</sub>) reaches the threshold voltage (U<sub>TH</sub>), and then, a next capacitor in the set of capacitors (CS) is started to be charged while this capacitor has the highest capacitance among the capacitors that have not been charged yet, and the reference voltage (U<sub>R</sub>) increasing on this capacitor being charged is compared to the threshold voltage ( $U_{TH}$ ) by the use of the reference comparator ( $K_R$ ), and the cycle is repeated 40 to the end of generation of both time intervals, while generation of the signal time (ST) is realized by charging a capacitor by the use of the signal current source (I<sub>S</sub>), while this capacitor is selected by the use of the control module (CM) from the set of capacitors (CS) has the highest capacitance among the capacitors that have not been charged yet, and the selected capacitor is charged as long as the signal voltage (Us) increasing on this capacitor and compared to the threshold voltage (U<sub>TH</sub>) by the use of the signal comparator (Ks) reaches the threshold voltage 45 (U<sub>TH</sub>), and then, a next capacitor in the set of capacitors (CS) is started to be charged by the use of the signal current source (Is) while this capacitor is selected in the same way and the cycle is repeated, and the generation of the reference time (RT) and the generation of the signal time (ST) are terminated during the time when the capacitor (Co) of the lowest capacitance in the set of capacitors (CS) is charged, and when the reference voltage (U<sub>R</sub>) increasing on a capacitor charged by the use of the reference current source (I<sub>R</sub>), or when the signal voltage (Us) 50 increasing on a capacitor charged by the use of the signal current source (Is) reaches the threshold voltage (U<sub>TH</sub>).
  - 3. Method as claimed in claim 2 characterized in that intensity of the reference current source (I<sub>R</sub>) is lower than intensity of the signal current source (Is) during the time interval (T), and intensity of the reference current source (I<sub>R</sub>) is increased by the use of the control module (CM) to intensity of the signal current source (Is) at the instant (t<sub>2</sub>) when generation of the time interval (T) is terminated by the use of the control module (CM).
  - 4. Method as claimed in claim 2 and claim 3 characterized in that the binary value represented by n-bit output digital word (B) is evaluated by the use of the control module (CM) by subtracting a value of a second n-bit digital word

from a value of a first n-bit digital word, while a value one is assigned to bits of the first digital word if capacitors in the set of capacitors (CS) corresponding to these bits have been charged by the reference current source  $(I_R)$ , and a value zero is assigned to other bits of the first digital word, whereas the inverted values of the first digital word are assigned to corresponding bits of the second digital word by the use of the control module (CM), and finally the value of n-bit output digital word (B) is decreased by one if a voltage on the last capacitor charged by the reference current source  $(I_R)$  has not reached the threshold voltage  $(U_{TH})$ .

5

5. Method as claimed in claim 2 and claim 3 characterized in that a binary value of n-bit output digital word (B) is evaluated by the use of the control module (CM) such that the control module (CM) assigns a value one to a bit (b<sub>j</sub>) in this digital word if, a next capacitor (C<sub>j-1</sub>) is not started to be charged by the use of the signal current source (Is) during a time when a capacitor (C<sub>j</sub>) corresponding to the bit (b<sub>j</sub>) in the set of capacitors (CS) is charged by the use of the reference current source (I<sub>R</sub>), or, a next capacitor (C<sub>j</sub>) corresponding to the bit (b<sub>j</sub>) in the set of capacitors (CS) is charged by the use of the reference current source (I<sub>R</sub>), or, a next capacitor (C<sub>j</sub>) corresponding to the bit (b<sub>j</sub>) in the set of capacitors (CS) is charged by the use of the signal current source (Is), while the control module (CM) assigns a value zero to the bit (b<sub>j</sub>) otherwise.

- 6. An apparatus for conversion of a time interval to a digital word using a successive approximation scheme comprising a control module having a time input, a digital output, a complete conversion output, a reference input connected to a reference comparator output, a signal input connected to a signal comparator output, a reference output con-20 nected to a control input of a reference current source, a signal output connected to a control input of a signal current source, and outputs that control change-over switches of a set of capacitors, while a capacitance value of a capacitor of a given index is twice as high as a capacitance value of the capacitor of the previous index, and a non-inverting input of the reference comparator is connected to a reference rail and to an output of the reference current source, whose input is connected to a source of a voltage supply, and an inverting input of the reference comparator is 25 connected to a source of a threshold voltage characterized in that a non-inverting input of the signal comparator (Ks) is connected to the signal rail (S) and to the output of the signal current source (Is) whose input is connected to the source of the voltage supply (U<sub>DD</sub>), and the inverting input of the signal comparator (Ks) is connected to the source of the threshold voltage ( $U_{TH}$ ) and to the inverting input of the reference comparator ( $K_R$ ), while bottom plates of capacitors (C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co) of the set of capacitors (CS) are connected to a ground of the circuit, and top 30 plates of capacitors (C<sub>n-1</sub>, C<sub>n-2</sub>, ..., C<sub>1</sub>, Co) are connected respectively to moving contacts of change-over switches (S<sub>n-1</sub>, S<sub>n-2</sub>, ..., S<sub>1</sub>, So) whose first stationary contacts are connected to the signal rail (S), second stationary contacts are connected to the ground of the circuit, and third stationary contacts are connected to the reference rail (R).
  - Apparatus as claimed in claim 6 characterized in that the signal current source (Is) and the reference current source (I<sub>R</sub>) have the same intensity.
    - 8. Apparatus as claimed in claim 6 characterized in that intensity of the reference current source (I<sub>R</sub>) is controllable.

40

35

45

50

55



Fig. 1



Fig. 2



5

## EUROPEAN SEARCH REPORT

Application Number EP 15 20 0980

|               | DOCUMENTS CONSIDERED TO BE RELEVANT                                                                                                                                                                                                                       |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 |                                            |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
|               | Category                                                                                                                                                                                                                                                  | Citation of document with in of relevant pass                                        | ndication, where appropriate,<br>ages                                                                                            | Relevant<br>to claim                                                                                                                                                                                            | CLASSIFICATION OF THE<br>APPLICATION (IPC) |
| 10            | A,D                                                                                                                                                                                                                                                       | WO 2011/152744 A2 (<br>[PL]; KOSCIELNIK DA<br>MAREK) 8 December 2<br>* figures 1-9 * | AKAD GORNICZO HUTNICZA<br>RIUSZ [PL]; MISKOWICZ<br>2011 (2011-12-08)                                                             | 1-8                                                                                                                                                                                                             | INV.<br>G04F10/00                          |
| 15            | A                                                                                                                                                                                                                                                         | US 2013/207826 A1 (<br>ET AL) 15 August 20<br>* figures 1-5 *                        | <br>KOSCIELNIK DARIUSZ [PL]<br>013 (2013-08-15)<br>                                                                              | 1,6                                                                                                                                                                                                             |                                            |
| 20            |                                                                                                                                                                                                                                                           |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 |                                            |
| 25            |                                                                                                                                                                                                                                                           |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 |                                            |
| 30            |                                                                                                                                                                                                                                                           |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 | TECHNICAL FIELDS<br>SEARCHED (IPC)<br>G04F |
| 35            |                                                                                                                                                                                                                                                           |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 |                                            |
| 40            |                                                                                                                                                                                                                                                           |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 |                                            |
| 45            |                                                                                                                                                                                                                                                           |                                                                                      |                                                                                                                                  |                                                                                                                                                                                                                 |                                            |
| 1             |                                                                                                                                                                                                                                                           | The present search report has                                                        | been drawn up for all claims                                                                                                     |                                                                                                                                                                                                                 |                                            |
| 50            |                                                                                                                                                                                                                                                           | Place of search                                                                      | Date of completion of the search                                                                                                 |                                                                                                                                                                                                                 | Examiner                                   |
| 04C01         |                                                                                                                                                                                                                                                           | The Hague                                                                            | 16 January 2017                                                                                                                  | Goo                                                                                                                                                                                                             | ssens, Ton                                 |
| 0d) 255<br>55 | CATEGORY OF CITED DOCUMENTS<br>X : particularly relevant if taken alone<br>Y : particularly relevant if combined with another<br>document of the same category<br>A : technological background<br>O : non-written disclosure<br>P : intermediate document |                                                                                      | T : theory or principle<br>E : earlier patent doc<br>after the filing date<br>her D : document oited in<br>L : document oited fo | T : theory or principle underlying the invention<br>E : earlier patent document, but published on, or<br>after the filing date<br>D : document cited in the application<br>L : document cited for other reasons |                                            |
| ŭ<br>O<br>d   |                                                                                                                                                                                                                                                           |                                                                                      | document                                                                                                                         |                                                                                                                                                                                                                 |                                            |

#### ANNEX TO THE EUROPEAN SEARCH REPORT ON EUROPEAN PATENT APPLICATION NO.

EP 15 20 0980

5

This annex lists the patent family members relating to the patent documents cited in the above-mentioned European search report. The members are as contained in the European Patent Office EDP file on The European Patent Office is in no way liable for these particulars which are merely given for the purpose of information.

16-01-2017

| 10    | Patent document cited in search report    | Publication<br>date | Patent family<br>member(s)                            | Publication<br>date                    |
|-------|-------------------------------------------|---------------------|-------------------------------------------------------|----------------------------------------|
| 15    | WO 2011152744 A2                          | 08-12-2011          | EP 2577408 A2<br>US 2013222170 A1<br>WO 2011152744 A2 | 10-04-2013<br>29-08-2013<br>08-12-2011 |
| 15    | US 2013207826 A1                          | 15-08-2013          | EP 2624077 A2<br>US 2013207826 A1                     | 07-08-2013<br>15-08-2013               |
| 20    |                                           |                     |                                                       |                                        |
| 25    |                                           |                     |                                                       |                                        |
| 30    |                                           |                     |                                                       |                                        |
| 35    |                                           |                     |                                                       |                                        |
| 40    |                                           |                     |                                                       |                                        |
| 45    |                                           |                     |                                                       |                                        |
| 50    |                                           |                     |                                                       |                                        |
| 55 55 | For more details about this anney : see ( |                     | nean Patent Office. No. 12/82                         |                                        |

#### **REFERENCES CITED IN THE DESCRIPTION**

This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

#### Patent documents cited in the description

• US 9063518 B [0002] [0005]

• WO 2011152744 A [0002] [0005]